### SN54HCT02, SN74HCT02 QUADRUPLE 2-INPUT POSITIVE-NOR GATES

SCLS065C - NOVEMBER 1988 - REVISED JUNE 2000

Inputs Are TTL-Voltage Compatible

 Package Options Include Plastic Small-Outline (D), Shrink Small-Outline (DB), and Ceramic Flat (W) Packages, Ceramic Chip Carriers (FK), and Standard Plastic (N) and Ceramic (J) DIPs

#### description

These devices contain four independent 2-input NOR gates. They perform the Boolean function  $Y = \overline{A} \cdot \overline{B}$  or  $Y = \overline{A} + \overline{B}$  in positive logic.

The SN54HCT02 is characterized for operation over the full military temperature range of  $-55^{\circ}$ C to 125°C. The SN74HCT02 is characterized for operation from  $-40^{\circ}$ C to  $85^{\circ}$ C.

| FUNCTION TABLE<br>(each gate) |     |        |  |  |  |  |  |  |
|-------------------------------|-----|--------|--|--|--|--|--|--|
| INP                           | UTS | OUTPUT |  |  |  |  |  |  |
| Α                             | В   | Y      |  |  |  |  |  |  |
| Н                             | Х   | L      |  |  |  |  |  |  |
| Х                             | Н   | L      |  |  |  |  |  |  |
| L                             | L   | н      |  |  |  |  |  |  |

### logic symbol<sup>†</sup>



|                                                       | (101                  | VIL VV   |                                                                   |
|-------------------------------------------------------|-----------------------|----------|-------------------------------------------------------------------|
| 1Y [<br>1A [<br>1B [<br>2Y [<br>2A [<br>2B [<br>GND ] | 2<br>3<br>4<br>5<br>6 | 12<br>11 | ] V <sub>CC</sub><br>] 4Y<br>] 4B<br>] 4A<br>] 3Y<br>] 3B<br>] 3A |
|                                                       |                       |          |                                                                   |

SN54HCT02 . . . FK PACKAGE (TOP VIEW)



NC - No internal connection



<sup>†</sup> This symbol is in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12. Pin numbers shown are for the D, DB, J, N, and W packages.

### logic diagram, each gate (positive logic)





Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

UNLESS OTHERWISE NOTED this document contains PRODUCTION DATA information current as of publication date. Products conform to specifications per the terms of Texas Instruments standard warranty. Production processing does not necessarily include testing of all parameters.



Copyright © 2000, Texas Instruments Incorporated

## SN54HCT02, SN74HCT02 QUADRUPLE 2-INPUT POSITIVE-NOR GATES

SCLS065C - NOVEMBER 1988 - REVISED JUNE 2000

### absolute maximum ratings over operating free-air temperature range<sup>†</sup>

| Supply voltage range, $V_{CC}$<br>Input clamp current, $I_{IK}$ ( $V_I$ < 0 or $V_I$ > $V_{CC}$ ) (see | ee Note 1)  | ±20 mA         |
|--------------------------------------------------------------------------------------------------------|-------------|----------------|
| Output clamp current, $I_{OK}$ (V <sub>O</sub> < 0 or V <sub>O</sub> > V <sub>CO</sub>                 |             |                |
| Continuous output current, $I_O (V_O = 0 \text{ to } V_{CC})$                                          |             | ±25 mA         |
| Continuous current through V <sub>CC</sub> or GND                                                      |             | ±50 mA         |
| Package thermal impedance, $\theta_{JA}$ (see Note 2):                                                 | : D package | 86°C/W         |
|                                                                                                        | DB package  | 96°C/W         |
|                                                                                                        | N package   | 80°C/W         |
| Storage temperature range, T <sub>stg</sub>                                                            |             | –65°C to 150°C |

<sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

NOTES: 1. The input and output voltage ratings may be exceeded if the input and output current ratings are observed.

2. The package thermal impedance is calculated in accordance with JESD 51.

### recommended operating conditions (see Note 3)

|     |                                       |                           | SN         | 154HCT02 | SN  | N74HCT02 | 2   | UNIT |
|-----|---------------------------------------|---------------------------|------------|----------|-----|----------|-----|------|
|     |                                       |                           | MIN        | NOM MAX  | MIN | NOM      | MAX | UNIT |
| Vcc | Supply voltage                        |                           | 4.5        | 5 🔥 5.5  | 4.5 | 5        | 5.5 | V    |
| VIH | High-level input voltage              | $V_{CC}$ = 4.5 V to 5.5 V | 2          | N        | 2   |          |     | V    |
| VIL | Low-level input voltage               | $V_{CC}$ = 4.5 V to 5.5 V | 0          | 0.8      | 0   |          | 0.8 | V    |
| VI  | Input voltage                         |                           | 0          | Vcc      | 0   |          | VCC | V    |
| Vo  | Output voltage                        |                           | 0          | S Vcc    | 0   |          | VCC | V    |
| tt  | Input transition (rise and fall) time |                           | <u>9</u> C | 500      | 0   |          | 500 | ns   |
| TA  | Operating free-air temperature        |                           | -55        | 125      | -40 |          | 85  | °C   |

NOTE 3: All unused inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, *Implications of Slow or Floating CMOS Inputs*, literature number SCBA004.

# electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)

| PARAMETER | TEST CO                                    | TEST CONDITIONS          |                   | T <sub>A</sub> = |       | T <sub>A</sub> = 25°C |           | SN54HCT02 |      | SN74HCT02 |      |
|-----------|--------------------------------------------|--------------------------|-------------------|------------------|-------|-----------------------|-----------|-----------|------|-----------|------|
| PARAMETER | TEST CO                                    | NDITION5                 | Vcc               | MIN              | TYP   | MAX                   | MIN       | MAX       | MIN  | MAX       | UNIT |
| VOH       | VI = VIH or VIL                            | I <sub>OH</sub> = -20 μA | 4.5 V             | 4.4              | 4.499 |                       | 4.4       |           | 4.4  |           | V    |
| VOH       | VI = VIH OL VIL                            | I <sub>OH</sub> = -4 mA  | 4.5 V             | 3.98             | 4.3   |                       | 3.7       | ĥ         | 3.84 |           | v    |
| Ve        | $V_{I} = V_{IH} \text{ or } V_{IL}$        | I <sub>OL</sub> = 20 μA  | 4.5 V             |                  | 0.001 | 0.1                   |           | 0.1       |      | 0.1       | V    |
| VOL       | VI = VIH OI VIL                            | I <sub>OL</sub> = 4 mA   | 4.5 V             |                  | 0.17  | 0.26                  |           | 0.4       |      | 0.33      | v    |
| li        | VI = ACC  or  0                            |                          | 5.5 V             |                  | ±0.1  | ±100                  | 1         | ±1000     |      | ±1000     | nA   |
| ICC       | $V_I = V_{CC} \text{ or } 0,$              | IO = 0                   | 5.5 V             |                  |       | 2                     | $D_{n_c}$ | 40        |      | 20        | μA   |
| ∆ICC‡     | One input at 0.5 V<br>Other inputs at 0 or |                          | 5.5 V             |                  | 1.4   | 2.4                   | 10yd      | 3         |      | 2.9       | mA   |
| Ci        |                                            |                          | 4.5 V<br>to 5.5 V |                  | 3     | 10                    |           | 10        |      | 10        | pF   |

<sup>‡</sup>This is the increase in supply current for each input that is at one of the specified TTL voltage levels rather than 0 V or V<sub>CC</sub>.



## SN54HCT02, SN74HCT02 QUADRUPLE 2-INPUT POSITIVE-NOR GATES

SCLS065C - NOVEMBER 1988 - REVISED JUNE 2000

# switching characteristics over recommended operating free-air temperature range, $C_L = 50 \text{ pF}$ (unless otherwise noted) (see Figure 1)

| DADAMETED  | PARAMETER FROM TO |             | Vee   | Т   | λ = 25°C | ;   | SN54HCT02 | SN74HCT02 | UNIT |
|------------|-------------------|-------------|-------|-----|----------|-----|-----------|-----------|------|
| FARAWETER  | (INPUT)           | Γ) (OUTPUT) | VCC   | MIN | TYP      | MAX | MIN MAX   | MIN MAX   | UNIT |
| <b>4</b> . | A or B            | Y           | 4.5 V |     | 11       | 20  | 30        | 25        | 20   |
| τpd        |                   |             | 5.5 V |     | 10       | 18  | 27        | 22        | ns   |
| <b>*</b> . |                   | Y           | 4.5 V |     | 9        | 15  | 22        | 19        | 20   |
| чt         |                   |             | 5.5 V |     | 8        | 14  | 20        | 17        | ns   |

### operating characteristics, T<sub>A</sub> = 25°C

|                 | PARAMETER                     | TEST CONDITIONS | TYP | UNIT |
|-----------------|-------------------------------|-----------------|-----|------|
| C <sub>pd</sub> | Power dissipation capacitance | No load         | 20  | pF   |



- NOTES: A. CL includes probe and test-fixture capacitance.
  - B. Phase relationships between waveforms were chosen arbitrarily. All input pulses are supplied by generators having the following characteristics: PRR  $\leq$  1 MHz, Z<sub>O</sub> = 50  $\Omega$ , t<sub>f</sub> = 6 ns, t<sub>f</sub> = 6 ns.
  - C. The outputs are measured one at a time with one input transition per measurement.
  - D.  $t_{PLH}$  and  $t_{PHL}$  are the same as  $t_{pd}$ .

### Figure 1. Load Circuit and Voltage Waveforms



#### **IMPORTANT NOTICE**

Texas Instruments and its subsidiaries (TI) reserve the right to make changes to their products or to discontinue any product or service without notice, and advise customers to obtain the latest version of relevant information to verify, before placing orders, that information being relied on is current and complete. All products are sold subject to the terms and conditions of sale supplied at the time of order acknowledgment, including those pertaining to warranty, patent infringement, and limitation of liability.

TI warrants performance of its semiconductor products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements.

Customers are responsible for their applications using TI components.

In order to minimize risks associated with the customer's applications, adequate design and operating safeguards must be provided by the customer to minimize inherent or procedural hazards.

TI assumes no liability for applications assistance or customer product design. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used. TI's publication of information regarding any third party's products or services does not constitute TI's approval, warranty or endorsement thereof.

Copyright © 2000, Texas Instruments Incorporated