-- -- Copyright (C) 1988-2001 Altera Corporation -- Any megafunction design, and related net list (encrypted or decrypted), -- support information, device programming or simulation file, and any other -- associated documentation or information provided by Altera or a partner -- under Altera's Megafunction Partnership Program may be used only to -- program PLD devices (but not masked PLD devices) from Altera. Any other -- use of such megafunction design, net list, support information, device -- programming or simulation file, or any other related documentation or -- information is prohibited for any other purpose, including, but not -- limited to modification, reverse engineering, de-compiling, or use with -- any other silicon devices, unless such use is explicitly licensed under -- a separate agreement with Altera or a megafunction partner. Title to -- the intellectual property, including patents, copyrights, trademarks, -- trade secrets, or maskworks, embodied in any such megafunction design, -- net list, support information, device programming or simulation file, or -- any other related documentation or information provided by Altera or a -- megafunction partner, remains with Altera, the megafunction partner, or -- their respective licensors. No other licenses, including any licenses -- needed under any third party's intellectual property, are provided herein. -- CHIP mop BEGIN |holdled : OUTPUT_PIN = AD19; |holdled2 : OUTPUT_PIN = AE23; |MOP_Spare4 : INPUT_PIN = N24; |MOP_Spare3 : INPUT_PIN = Y5; |MOP_Spare1 : INPUT_PIN = M4; |MOP_Spare0 : INPUT_PIN = M5; |MOP_Spare2 : INPUT_PIN = G23; |dsled : OUTPUT_PIN = G22; |dsled2 : OUTPUT_PIN = R5; |dip9 : INPUT_PIN = M25; |dip8 : INPUT_PIN = R22; |dip7 : INPUT_PIN = J3; |dip6 : INPUT_PIN = J5; |dip5 : INPUT_PIN = Y22; |dip4 : INPUT_PIN = R24; |dip3 : INPUT_PIN = Y24; |dip2 : INPUT_PIN = B6; |dip1 : INPUT_PIN = C17; |dip0 : INPUT_PIN = AA2; |vmedata31 : BIDIR_PIN = R25; |vmedata30 : BIDIR_PIN = E26; |vmedata29 : BIDIR_PIN = AA4; |vmedata28 : BIDIR_PIN = N3; |vmedata27 : BIDIR_PIN = P3; |vmedata26 : BIDIR_PIN = L24; |vmedata25 : BIDIR_PIN = G5; |vmedata24 : BIDIR_PIN = AB3; |vmedata23 : BIDIR_PIN = T3; |vmedata22 : BIDIR_PIN = Y1; |vmedata21 : BIDIR_PIN = F22; |vmedata20 : BIDIR_PIN = V4; |vmedata19 : BIDIR_PIN = G25; |vmedata18 : BIDIR_PIN = AB4; |vmedata17 : BIDIR_PIN = H2; |vmedata16 : BIDIR_PIN = P22; |vmedata15 : BIDIR_PIN = Y3; |vmedata14 : BIDIR_PIN = N2; |vmedata12 : BIDIR_PIN = K2; |vmedata11 : BIDIR_PIN = C18; |vmedata10 : BIDIR_PIN = A3; |vmedata9 : BIDIR_PIN = C8; |vmedata8 : BIDIR_PIN = B24; |vmedata7 : BIDIR_PIN = C10; |vmedata6 : BIDIR_PIN = AD13; |vmedata5 : BIDIR_PIN = A16; |vmedata4 : BIDIR_PIN = B11; |vmedata3 : BIDIR_PIN = B8; |vmedata2 : BIDIR_PIN = C3; |vmedata1 : BIDIR_PIN = B2; |vmedata0 : BIDIR_PIN = B7; |spydata35 : BIDIR_PIN = W26; |spydata34 : BIDIR_PIN = V23; |spydata33 : BIDIR_PIN = W24; |spydata32 : BIDIR_PIN = W23; |spydata31 : BIDIR_PIN = P24; |spydata30 : BIDIR_PIN = E22; |spydata29 : BIDIR_PIN = W5; |spydata28 : BIDIR_PIN = A11; |spydata27 : BIDIR_PIN = P1; |spydata26 : BIDIR_PIN = B17; |spydata25 : BIDIR_PIN = F2; |spydata24 : BIDIR_PIN = AD1; |spydata23 : BIDIR_PIN = AD6; |spydata22 : BIDIR_PIN = M2; |spydata21 : BIDIR_PIN = V1; |spydata20 : BIDIR_PIN = L2; |spydata19 : BIDIR_PIN = Y2; |spydata18 : BIDIR_PIN = AC26; |spydata17 : BIDIR_PIN = H1; |spydata16 : BIDIR_PIN = D1; |spydata15 : BIDIR_PIN = G1; |spydata14 : BIDIR_PIN = T2; |spydata13 : BIDIR_PIN = K22; |spydata12 : BIDIR_PIN = Y25; |spydata11 : BIDIR_PIN = AA5; |spydata10 : BIDIR_PIN = P5; |spydata9 : BIDIR_PIN = N5; |spydata8 : BIDIR_PIN = V22; |spydata7 : BIDIR_PIN = J22; |spydata6 : BIDIR_PIN = K25; |spydata5 : BIDIR_PIN = L25; |spydata4 : BIDIR_PIN = L22; |spydata3 : BIDIR_PIN = K3; |spydata2 : BIDIR_PIN = L4; |spydata1 : BIDIR_PIN = B12; |spydata0 : BIDIR_PIN = L1; |hold : OUTPUT_PIN = B21; |HF_CDFerror : OUTPUT_PIN = H25; |HF_SVTerror : OUTPUT_PIN = J4; |HF_LostLock : OUTPUT_PIN = A21; |spyaddress15 : OUTPUT_PIN = P25; |spyaddress14 : OUTPUT_PIN = P23; |spyaddress13 : OUTPUT_PIN = AA23; |spyaddress12 : OUTPUT_PIN = AC4; |spyaddress11 : OUTPUT_PIN = F3; |spyaddress10 : OUTPUT_PIN = AB5; |spyaddress9 : OUTPUT_PIN = N4; |spyaddress8 : OUTPUT_PIN = R23; |spyaddress7 : OUTPUT_PIN = B5; |spyaddress6 : OUTPUT_PIN = P4; |spyaddress5 : OUTPUT_PIN = R4; |spyaddress4 : OUTPUT_PIN = G2; |spyaddress3 : OUTPUT_PIN = Y4; |spyaddress2 : OUTPUT_PIN = E5; |spyaddress1 : OUTPUT_PIN = T24; |spyaddress0 : OUTPUT_PIN = V26; |spyclock : OUTPUT_PIN = V5; |spyoe : OUTPUT_PIN = AD17; |spycs : OUTPUT_PIN = V24; |spywritehigh : OUTPUT_PIN = E25; |spywritelow : OUTPUT_PIN = F25; |d20 : OUTPUT_PIN = A12; |d19 : OUTPUT_PIN = AA25; |d18 : OUTPUT_PIN = AB2; |d17 : OUTPUT_PIN = W2; |d16 : OUTPUT_PIN = E1; |d15 : OUTPUT_PIN = G3; |d14 : OUTPUT_PIN = U2; |d13 : OUTPUT_PIN = AE19; |d12 : OUTPUT_PIN = Y26; |d11 : OUTPUT_PIN = AC1; |d10 : OUTPUT_PIN = R2; |d9 : OUTPUT_PIN = M3; |d8 : OUTPUT_PIN = V25; |d7 : OUTPUT_PIN = J25; |d6 : OUTPUT_PIN = C16; |d5 : OUTPUT_PIN = AF18; |d4 : OUTPUT_PIN = B23; |d3 : OUTPUT_PIN = AF2; |d2 : OUTPUT_PIN = AA3; |d1 : OUTPUT_PIN = C21; |d0 : OUTPUT_PIN = L5; |ee : OUTPUT_PIN = AD8; |ep : OUTPUT_PIN = W4; |ds : OUTPUT_PIN = AE10; |validout : OUTPUT_PIN = G24; |validout2 : OUTPUT_PIN = V3; |fp2hold : INPUT_PIN = AA24; |fphold : INPUT_PIN = Y23; |vmespare : INPUT_PIN = N25; |hit17 : INPUT_PIN = AA26; |hit16 : INPUT_PIN = AD16; |HF_Spare : INPUT_PIN = M24; |testclock : INPUT_PIN = N23; |lostlock3 : INPUT_PIN = A15; |lostlock2 : INPUT_PIN = AF15; |lostlock0 : INPUT_PIN = P26; |lostlock1 : INPUT_PIN = N22; |vmeaddress15 : INPUT_PIN = C4; |hf_freeze : INPUT_PIN = AE4; |vmeaddress14 : INPUT_PIN = AF6; |vmeaddress13 : INPUT_PIN = C5; |vmeaddress12 : INPUT_PIN = A4; |vmeaddress11 : INPUT_PIN = AE8; |vmeaddress10 : INPUT_PIN = AF12; |vmeaddress9 : INPUT_PIN = A5; |vmeaddress8 : INPUT_PIN = B9; |vmeaddress7 : INPUT_PIN = AD15; |vmeaddress6 : INPUT_PIN = AD10; |vmeaddress5 : INPUT_PIN = AE12; |vmeaddress4 : INPUT_PIN = AD7; |vmeaddress3 : INPUT_PIN = AE5; |vmeaddress2 : INPUT_PIN = AF4; |vmeaddress0 : INPUT_PIN = A25; |vmeaddress19 : INPUT_PIN = AF5; |vmeaddress23 : INPUT_PIN = AF8; |vmeaddress24 : INPUT_PIN = AE9; |vme_as : INPUT_PIN = B14; |hf_init : INPUT_PIN = AE13; |vmeaddress22 : INPUT_PIN = C6; |vmeaddress18 : INPUT_PIN = A9; |vmewrite : INPUT_PIN = B3; |vmeaddress17 : INPUT_PIN = AF10; |vmeaddress20 : INPUT_PIN = AE17; |vmeaddress21 : INPUT_PIN = A6; |vmeaddress16 : INPUT_PIN = AD9; |fifofull1 : INPUT_PIN = AB22; |fifofull0 : INPUT_PIN = AB24; |hit14 : INPUT_PIN = AE16; |hit13 : INPUT_PIN = W25; |hit11 : INPUT_PIN = B16; |hit10 : INPUT_PIN = AE15; |hit9 : INPUT_PIN = B15; |hit8 : INPUT_PIN = K4; |hit7 : INPUT_PIN = L3; |hit6 : INPUT_PIN = L26; |hit5 : INPUT_PIN = AE18; |hit4 : INPUT_PIN = AE6; |hit3 : INPUT_PIN = AD4; |hit2 : INPUT_PIN = L23; |hit1 : INPUT_PIN = AF20; |hit0 : INPUT_PIN = AD11; |fifofull5 : INPUT_PIN = F23; |stream5 : INPUT_PIN = J2; |stream4 : INPUT_PIN = K26; |fifofull6 : INPUT_PIN = AE3; |fifofull2 : INPUT_PIN = AB25; |fifofull3 : INPUT_PIN = AB23; |fifofull4 : INPUT_PIN = E24; |stream3 : INPUT_PIN = H3; |stream2 : INPUT_PIN = J24; |stream0 : INPUT_PIN = K23; |hit15 : INPUT_PIN = K24; |fifofull9 : INPUT_PIN = AF9; |fifofull8 : INPUT_PIN = AD5; |fifofull7 : INPUT_PIN = B10; |vmeaddress1 : INPUT_PIN = C7; |hit12 : INPUT_PIN = A17; |stream1 : INPUT_PIN = J23; |vmedata13 : BIDIR_PIN = T5; |hf_load : INPUT_PIN = A13; |hf_test : INPUT_PIN = AF14; |vmeclock : INPUT_PIN = AF13; |mopclock : INPUT_PIN = A14; DEVICE = EPF10K50VBC356-2; END; DEFAULT_DEVICES BEGIN AUTO_DEVICE = EPF10K30AFC484-1; AUTO_DEVICE = EPF10K30ABC356-1; AUTO_DEVICE = EPF10K30AFC256-1; AUTO_DEVICE = EPF10K30AQC240-1; AUTO_DEVICE = EPF10K30AQC208-1; AUTO_DEVICE = EPF10K30ATC144-1; AUTO_DEVICE = EPF10K10AFC256-1; AUTO_DEVICE = EPF10K10AQC208-1; AUTO_DEVICE = EPF10K10ATC144-1; AUTO_DEVICE = EPF10K10ATC100-1; ASK_BEFORE_ADDING_EXTRA_DEVICES = ON; END; TIMING_POINT BEGIN DEVICE_FOR_TIMING_SYNTHESIS = FLEX10KA; |testclock : FREQUENCY = 30.0MHz; |mopclock : FREQUENCY = 30.0MHz; |vmeclock : FREQUENCY = 5.0MHz; MAINTAIN_STABLE_SYNTHESIS = ON; CUT_ALL_CLEAR_PRESET = ON; CUT_ALL_BIDIR = ON; END; IGNORED_ASSIGNMENTS BEGIN IGNORE_CLIQUE_ASSIGNMENTS = ON; IGNORE_CHIP_ASSIGNMENTS = ON; IGNORE_LC_ASSIGNMENTS = ON; FIT_IGNORE_TIMING = ON; IGNORE_TIMING_ASSIGNMENTS = OFF; IGNORE_PIN_ASSIGNMENTS = OFF; DEMOTE_SPECIFIC_LCELL_ASSIGNMENTS_TO_LAB_ASSIGNMENTS = OFF; IGNORE_LOCAL_ROUTING_ASSIGNMENTS = OFF; IGNORE_DEVICE_ASSIGNMENTS = OFF; IGNORE_LOGIC_OPTION_ASSIGNMENTS = OFF; END; LOGIC_OPTIONS BEGIN |vmedata31 : SLOW_SLEW_RATE = ON; |vmedata30 : SLOW_SLEW_RATE = ON; |vmedata29 : SLOW_SLEW_RATE = ON; |vmedata28 : SLOW_SLEW_RATE = ON; |vmedata27 : SLOW_SLEW_RATE = ON; |vmedata26 : SLOW_SLEW_RATE = ON; |vmedata25 : SLOW_SLEW_RATE = ON; |vmedata24 : SLOW_SLEW_RATE = ON; |vmedata23 : SLOW_SLEW_RATE = ON; |vmedata22 : SLOW_SLEW_RATE = ON; |vmedata21 : SLOW_SLEW_RATE = ON; |vmedata20 : SLOW_SLEW_RATE = ON; |vmedata19 : SLOW_SLEW_RATE = ON; |vmedata18 : SLOW_SLEW_RATE = ON; |vmedata17 : SLOW_SLEW_RATE = ON; |vmedata16 : SLOW_SLEW_RATE = ON; |vmedata15 : SLOW_SLEW_RATE = ON; |vmedata14 : SLOW_SLEW_RATE = ON; |vmedata13 : SLOW_SLEW_RATE = ON; |vmedata12 : SLOW_SLEW_RATE = ON; |vmedata11 : SLOW_SLEW_RATE = ON; |vmedata10 : SLOW_SLEW_RATE = ON; |vmedata9 : SLOW_SLEW_RATE = ON; |vmedata8 : SLOW_SLEW_RATE = ON; |vmedata7 : SLOW_SLEW_RATE = ON; |vmedata6 : SLOW_SLEW_RATE = ON; |vmedata5 : SLOW_SLEW_RATE = ON; |vmedata4 : SLOW_SLEW_RATE = ON; |vmedata3 : SLOW_SLEW_RATE = ON; |vmedata2 : SLOW_SLEW_RATE = ON; |vmedata1 : SLOW_SLEW_RATE = ON; |vmedata0 : SLOW_SLEW_RATE = ON; END; GLOBAL_PROJECT_DEVICE_OPTIONS BEGIN MAX7000B_ENABLE_VREFB = OFF; MAX7000B_ENABLE_VREFA = OFF; MAX7000B_VCCIO_IOBANK2 = 3.3V; MAX7000B_VCCIO_IOBANK1 = 3.3V; FLEX10KA_USE_LOW_VOLTAGE_CONFIGURATION_EPROM = OFF; ENABLE_CHIP_WIDE_OE = ON; CONFIG_EPROM_PULLUP_RESISTOR = ON; CONFIG_EPROM_USER_CODE = FFFFFFFF; FLEX_CONFIGURATION_EPROM = AUTO; MAX7000AE_ENABLE_JTAG = ON; MAX7000AE_USER_CODE = FFFFFFFF; FLEX6000_USE_LOW_VOLTAGE_CONFIGURATION_EPROM = OFF; FLEX10K_USE_LOW_VOLTAGE_CONFIGURATION_EPROM = OFF; FLEX6000_ENABLE_JTAG = OFF; CONFIG_SCHEME_FLEX_6000 = PASSIVE_SERIAL; MULTIVOLT_IO = OFF; MAX7000S_ENABLE_JTAG = ON; FLEX10K_ENABLE_LOCK_OUTPUT = OFF; MAX7000S_USER_CODE = FFFF; CONFIG_SCHEME_10K = PASSIVE_SERIAL; FLEX10K_JTAG_USER_CODE = 7F; ENABLE_INIT_DONE_OUTPUT = OFF; ENABLE_CHIP_WIDE_RESET = OFF; nCEO = UNRESERVED; CLKUSR = UNRESERVED; ADD17 = UNRESERVED; ADD16 = UNRESERVED; ADD15 = UNRESERVED; ADD14 = UNRESERVED; ADD13 = UNRESERVED; ADD0_TO_ADD12 = UNRESERVED; SDOUT = RESERVED_DRIVES_OUT; RDCLK = UNRESERVED; RDYnBUSY = UNRESERVED; nWS_nRS_nCS_CS = UNRESERVED; DATA1_TO_DATA7 = UNRESERVED; DATA0 = RESERVED_TRI_STATED; FLEX8000_ENABLE_JTAG = OFF; CONFIG_SCHEME = ACTIVE_SERIAL; DISABLE_TIME_OUT = OFF; ENABLE_DCLK_OUTPUT = OFF; RELEASE_CLEARS = OFF; AUTO_RESTART = OFF; USER_CLOCK = OFF; SECURITY_BIT = OFF; RESERVED_PINS_PERCENT = 0; RESERVED_LCELLS_PERCENT = 0; END; GLOBAL_PROJECT_SYNTHESIS_ASSIGNMENT_OPTIONS BEGIN AUTO_REGISTER_PACKING = OFF; MULTI_LEVEL_SYNTHESIS_MAX9000 = OFF; AUTO_GLOBAL_OE = OFF; AUTO_GLOBAL_PRESET = OFF; AUTO_GLOBAL_CLEAR = OFF; OPTIMIZE_FOR_SPEED = 10; STYLE = FAST; AUTO_FAST_IO = ON; DEVICE_FAMILY = FLEX10KA; AUTO_IMPLEMENT_IN_EAB = OFF; AUTO_OPEN_DRAIN_PINS = ON; ONE_HOT_STATE_MACHINE_ENCODING = OFF; AUTO_GLOBAL_CLOCK = ON; MULTI_LEVEL_SYNTHESIS_MAX5000_7000 = OFF; END; COMPILER_PROCESSING_CONFIGURATION BEGIN FITTER_SETTINGS = CUSTOM; OPTIMIZE_TIMING_SNF = ON; SMART_RECOMPILE = ON; PRESERVE_ALL_NODE_NAME_SYNONYMS = ON; GENERATE_AHDL_TDO_FILE = OFF; RPT_FILE_USER_ASSIGNMENTS = ON; RPT_FILE_LCELL_INTERCONNECT = ON; RPT_FILE_HIERARCHY = ON; RPT_FILE_EQUATIONS = ON; LINKED_SNF_EXTRACTOR = OFF; TIMING_SNF_EXTRACTOR = ON; FUNCTIONAL_SNF_EXTRACTOR = OFF; DESIGN_DOCTOR_RULES = EPLD; DESIGN_DOCTOR = OFF; END; COMPILER_INTERFACES_CONFIGURATION BEGIN EDIF_OUTPUT_VERSION = 300; EDIF_OUTPUT_MAP_ILLEGAL_CHAR = OFF; EDIF_OUTPUT_GND = GND; EDIF_OUTPUT_EDC_FILE = "e:\berryhill\hitfinder\mop\*.edc"; EDIF_NETLIST_WRITER = ON; VHDL_GENERATE_CONFIGURATION_DECLARATION = ON; VHDL_FLATTEN_BUS = OFF; VERILOG_FLATTEN_BUS = OFF; VERILOG_OUTPUT_MAP_ILLEGAL_CHAR = OFF; VERILOG_TRUNCATE_HIERARCHY_PATH = OFF; VHDL_TRUNCATE_HIERARCHY_PATH = OFF; EDIF_TRUNCATE_HIERARCHY_PATH = OFF; VERILOG_OUTPUT_DELAY_CONSTRUCTS = VO_FILE; VHDL_OUTPUT_DELAY_CONSTRUCTS = VHO_FILE; EDIF_INPUT_LMF1 = exemplar.lmf; EDIF_INPUT_LMF2 = *.lmf; EDIF_INPUT_VCC = VCC; EDIF_INPUT_GND = GND; EDIF_OUTPUT_VCC = VCC; EDIF_INPUT_USE_LMF1 = OFF; EDIF_INPUT_USE_LMF2 = OFF; EDIF_OUTPUT_USE_EDC = OFF; EDIF_OUTPUT_DELAY_CONSTRUCTS = EDO_FILE; EDIF_OUTPUT_INCLUDE_SPECIAL_PRIM = ON; EDIF_OUTPUT_FORCE_0NS_DELAYS = OFF; EDIF_FLATTEN_BUS = OFF; EDIF_BUS_DELIMITERS = (); EDIF_INPUT_SHOW_LMF_MAPPING_MESSAGES = OFF; NETLIST_OUTPUT_TIME_SCALE = 0.1ns; VHDL_WRITER_VERSION = VHDL87; VHDL_READER_VERSION = VHDL87; SYNOPSYS_MAPPING_EFFORT = MEDIUM; SYNOPSYS_BOUNDARY_OPTIMIZATION = OFF; SYNOPSYS_HIERARCHICAL_COMPILATION = ON; SYNOPSYS_DESIGNWARE = OFF; SYNOPSYS_COMPILER = DESIGN; USE_SYNOPSYS_SYNTHESIS = OFF; VHDL_NETLIST_WRITER = OFF; VERILOG_NETLIST_WRITER = OFF; XNF_GENERATE_AHDL_TDX_FILE = ON; XNF_TRANSLATE_INTERNAL_NODE_NAMES = ON; XNF_EMULATE_TRI_STATE_BUSES = INTERNAL_LOGIC; END; CUSTOM_DESIGN_DOCTOR_RULES BEGIN MASTER_RESET = OFF; EXPANDER_NETWORKS = ON; RACE_CONDITIONS = ON; DELAY_CHAINS = ON; ASYNCHRONOUS_INPUTS = ON; PRESET_CLEAR_NETWORKS = ON; STATIC_HAZARDS_AFTER_SYNTHESIS = OFF; STATIC_HAZARDS_BEFORE_SYNTHESIS = ON; MULTI_CLOCK_NETWORKS = ON; MULTI_LEVEL_CLOCKS = ON; GATED_CLOCKS = ON; RIPPLE_CLOCKS = ON; END; SIMULATOR_CONFIGURATION BEGIN END_TIME = 2.0us; SETUP_HOLD = ON; BIDIR_PIN = STRONG; START_TIME = 0.0ns; GLITCH_TIME = 0.0ns; GLITCH = OFF; OSCILLATION_TIME = 0.0ns; OSCILLATION = OFF; CHECK_OUTPUTS = OFF; USE_DEVICE = OFF; END; TIMING_ANALYZER_CONFIGURATION BEGIN ANALYSIS_MODE = REGISTERED_PERFORMANCE; CUT_OFF_RAM_REGISTERED_WE_PATHS = OFF; LIST_PATH_FREQUENCY = 10MHz; LIST_PATH_COUNT = 10; REGISTERED_PERFORMANCE_OPTIONS = NUMBER_OF_PATHS; INCLUDE_PATHS_LESS_THAN_VALUE = 214.7483647ms; INCLUDE_PATHS_LESS_THAN = OFF; INCLUDE_PATHS_GREATER_THAN_VALUE = 0.0ns; INCLUDE_PATHS_GREATER_THAN = OFF; DELAY_MATRIX_OPTIONS = SHOW_ALL_PATHS; CELL_WIDTH = 18; LIST_ONLY_LONGEST_PATH = ON; CUT_OFF_CLEAR_AND_PRESET_PATHS = ON; CUT_OFF_IO_PIN_FEEDBACK = ON; AUTO_RECALCULATE = OFF; END; OTHER_CONFIGURATION BEGIN LAST_MAXPLUS2_VERSION = 10.1; COMPILER_DATA = "1,1,0,1,0,0,0,1,1,1,1,1,1,1,1"; CARRY_OUT_PINS_LCELL_INSERT = ON; ORIGINAL_MAXPLUS2_VERSION = 8.0; EXPLICIT_FAMILY = 1; NORMAL_LCELL_INSERT = ON; ROW_PINS_LCELL_INSERT = ON; FLEX_10K_52_COLUMNS = 40; DEFAULT_9K_EXP_PER_LCELL = 1/2; LOCAL_INTERCONNECT_PER_LAB_PERCENT = 100; LCELLS_PER_ROW_PERCENT = 100; FAN_IN_PER_LCELL_PERCENT = 100; EXP_PER_LCELL_PERCENT = 100; ROW_PINS_PERCENT = 50; END; DEFINE_LOGIC_SYNTHESIS_STYLE NORMAL.MAX5000 BEGIN REGISTER_OPTIMIZATION = ON; USE_LPM_FOR_AHDL_OPERATORS = OFF; RESYNTHESIZE_NETWORK = ON; MULTI_LEVEL_FACTORING = ON; SUBFACTOR_EXTRACTION = ON; REFACTORIZATION = ON; NOT_GATE_PUSH_BACK = ON; DUPLICATE_LOGIC_EXTRACTION = ON; REDUCE_LOGIC = ON; DECOMPOSE_GATES = ON; SOFT_BUFFER_INSERTION = ON; FAST_IO = OFF; IGNORE_SOFT_BUFFERS = OFF; PARALLEL_EXPANDERS = OFF; TURBO_BIT = OFF; XOR_SYNTHESIS = ON; SLOW_SLEW_RATE = OFF; MINIMIZATION = FULL; CARRY_CHAIN_LENGTH = -1; CARRY_CHAIN = IGNORE; CASCADE_CHAIN_LENGTH = -1; CASCADE_CHAIN = IGNORE; END; DEFINE_LOGIC_SYNTHESIS_STYLE NORMAL.MAX7000 BEGIN REGISTER_OPTIMIZATION = ON; USE_LPM_FOR_AHDL_OPERATORS = OFF; RESYNTHESIZE_NETWORK = ON; MULTI_LEVEL_FACTORING = ON; SUBFACTOR_EXTRACTION = ON; REFACTORIZATION = ON; NOT_GATE_PUSH_BACK = ON; DUPLICATE_LOGIC_EXTRACTION = ON; REDUCE_LOGIC = ON; DECOMPOSE_GATES = ON; SOFT_BUFFER_INSERTION = ON; FAST_IO = OFF; IGNORE_SOFT_BUFFERS = OFF; PARALLEL_EXPANDERS = OFF; TURBO_BIT = ON; XOR_SYNTHESIS = ON; SLOW_SLEW_RATE = OFF; MINIMIZATION = FULL; CARRY_CHAIN_LENGTH = -1; CARRY_CHAIN = IGNORE; CASCADE_CHAIN_LENGTH = -1; CASCADE_CHAIN = IGNORE; END; DEFINE_LOGIC_SYNTHESIS_STYLE NORMAL.CLASSIC BEGIN REGISTER_OPTIMIZATION = OFF; USE_LPM_FOR_AHDL_OPERATORS = OFF; RESYNTHESIZE_NETWORK = ON; MULTI_LEVEL_FACTORING = OFF; SUBFACTOR_EXTRACTION = OFF; REFACTORIZATION = OFF; NOT_GATE_PUSH_BACK = ON; DUPLICATE_LOGIC_EXTRACTION = OFF; REDUCE_LOGIC = OFF; DECOMPOSE_GATES = ON; SOFT_BUFFER_INSERTION = ON; FAST_IO = OFF; IGNORE_SOFT_BUFFERS = OFF; PARALLEL_EXPANDERS = OFF; TURBO_BIT = ON; XOR_SYNTHESIS = OFF; SLOW_SLEW_RATE = OFF; MINIMIZATION = FULL; CARRY_CHAIN_LENGTH = -1; CARRY_CHAIN = IGNORE; CASCADE_CHAIN_LENGTH = -1; CASCADE_CHAIN = IGNORE; END; DEFINE_LOGIC_SYNTHESIS_STYLE NORMAL.FLEX8000 BEGIN REGISTER_OPTIMIZATION = ON; USE_LPM_FOR_AHDL_OPERATORS = OFF; RESYNTHESIZE_NETWORK = ON; MULTI_LEVEL_FACTORING = ON; SUBFACTOR_EXTRACTION = ON; REFACTORIZATION = ON; NOT_GATE_PUSH_BACK = ON; DUPLICATE_LOGIC_EXTRACTION = ON; REDUCE_LOGIC = ON; DECOMPOSE_GATES = ON; SOFT_BUFFER_INSERTION = ON; IGNORE_SOFT_BUFFERS = ON; PARALLEL_EXPANDERS = OFF; TURBO_BIT = OFF; XOR_SYNTHESIS = OFF; SLOW_SLEW_RATE = OFF; MINIMIZATION = FULL; CARRY_CHAIN_LENGTH = 32; CARRY_CHAIN = IGNORE; CASCADE_CHAIN_LENGTH = 2; CASCADE_CHAIN = IGNORE; END; DEFINE_LOGIC_SYNTHESIS_STYLE FAST.MAX5000 BEGIN SLOW_SLEW_RATE = OFF; XOR_SYNTHESIS = ON; TURBO_BIT = OFF; PARALLEL_EXPANDERS = OFF; USE_LPM_FOR_AHDL_OPERATORS = OFF; IGNORE_SOFT_BUFFERS = OFF; FAST_IO = OFF; MINIMIZATION = FULL; CASCADE_CHAIN = IGNORE; CARRY_CHAIN = IGNORE; SOFT_BUFFER_INSERTION = ON; DECOMPOSE_GATES = ON; REDUCE_LOGIC = ON; DUPLICATE_LOGIC_EXTRACTION = OFF; NOT_GATE_PUSH_BACK = ON; REFACTORIZATION = OFF; SUBFACTOR_EXTRACTION = OFF; MULTI_LEVEL_FACTORING = ON; RESYNTHESIZE_NETWORK = ON; REGISTER_OPTIMIZATION = ON; END; DEFINE_LOGIC_SYNTHESIS_STYLE FAST.MAX7000 BEGIN SLOW_SLEW_RATE = OFF; XOR_SYNTHESIS = ON; TURBO_BIT = ON; PARALLEL_EXPANDERS = ON; USE_LPM_FOR_AHDL_OPERATORS = OFF; IGNORE_SOFT_BUFFERS = OFF; FAST_IO = OFF; MINIMIZATION = FULL; CASCADE_CHAIN = IGNORE; CARRY_CHAIN = IGNORE; SOFT_BUFFER_INSERTION = ON; DECOMPOSE_GATES = ON; REDUCE_LOGIC = ON; DUPLICATE_LOGIC_EXTRACTION = OFF; NOT_GATE_PUSH_BACK = ON; REFACTORIZATION = OFF; SUBFACTOR_EXTRACTION = OFF; MULTI_LEVEL_FACTORING = ON; RESYNTHESIZE_NETWORK = ON; REGISTER_OPTIMIZATION = ON; END; DEFINE_LOGIC_SYNTHESIS_STYLE FAST.CLASSIC BEGIN SLOW_SLEW_RATE = OFF; XOR_SYNTHESIS = OFF; TURBO_BIT = ON; PARALLEL_EXPANDERS = OFF; USE_LPM_FOR_AHDL_OPERATORS = OFF; IGNORE_SOFT_BUFFERS = OFF; FAST_IO = OFF; MINIMIZATION = FULL; CASCADE_CHAIN = IGNORE; CARRY_CHAIN = IGNORE; SOFT_BUFFER_INSERTION = ON; DECOMPOSE_GATES = ON; REDUCE_LOGIC = OFF; DUPLICATE_LOGIC_EXTRACTION = OFF; NOT_GATE_PUSH_BACK = ON; REFACTORIZATION = OFF; SUBFACTOR_EXTRACTION = OFF; MULTI_LEVEL_FACTORING = OFF; RESYNTHESIZE_NETWORK = ON; REGISTER_OPTIMIZATION = OFF; END; DEFINE_LOGIC_SYNTHESIS_STYLE FAST.FLEX8000 BEGIN SLOW_SLEW_RATE = OFF; XOR_SYNTHESIS = OFF; TURBO_BIT = OFF; PARALLEL_EXPANDERS = OFF; USE_LPM_FOR_AHDL_OPERATORS = OFF; MINIMIZATION = FULL; CASCADE_CHAIN = AUTO; CARRY_CHAIN = AUTO; SOFT_BUFFER_INSERTION = ON; DECOMPOSE_GATES = ON; REDUCE_LOGIC = ON; DUPLICATE_LOGIC_EXTRACTION = OFF; NOT_GATE_PUSH_BACK = ON; REFACTORIZATION = OFF; SUBFACTOR_EXTRACTION = OFF; MULTI_LEVEL_FACTORING = ON; RESYNTHESIZE_NETWORK = ON; REGISTER_OPTIMIZATION = ON; CASCADE_CHAIN_LENGTH = 2; CARRY_CHAIN_LENGTH = 32; END; DEFINE_LOGIC_SYNTHESIS_STYLE WYSIWYG.MAX5000 BEGIN REGISTER_OPTIMIZATION = OFF; USE_LPM_FOR_AHDL_OPERATORS = OFF; RESYNTHESIZE_NETWORK = OFF; MULTI_LEVEL_FACTORING = OFF; SUBFACTOR_EXTRACTION = OFF; REFACTORIZATION = OFF; NOT_GATE_PUSH_BACK = ON; DUPLICATE_LOGIC_EXTRACTION = OFF; REDUCE_LOGIC = OFF; DECOMPOSE_GATES = OFF; SOFT_BUFFER_INSERTION = OFF; FAST_IO = OFF; IGNORE_SOFT_BUFFERS = OFF; PARALLEL_EXPANDERS = OFF; TURBO_BIT = OFF; XOR_SYNTHESIS = OFF; SLOW_SLEW_RATE = OFF; MINIMIZATION = PARTIAL; CARRY_CHAIN_LENGTH = -1; CARRY_CHAIN = IGNORE; CASCADE_CHAIN_LENGTH = -1; CASCADE_CHAIN = IGNORE; END; DEFINE_LOGIC_SYNTHESIS_STYLE WYSIWYG.MAX7000 BEGIN REGISTER_OPTIMIZATION = OFF; USE_LPM_FOR_AHDL_OPERATORS = OFF; RESYNTHESIZE_NETWORK = OFF; MULTI_LEVEL_FACTORING = OFF; SUBFACTOR_EXTRACTION = OFF; REFACTORIZATION = OFF; NOT_GATE_PUSH_BACK = ON; DUPLICATE_LOGIC_EXTRACTION = OFF; REDUCE_LOGIC = OFF; DECOMPOSE_GATES = OFF; SOFT_BUFFER_INSERTION = OFF; FAST_IO = OFF; IGNORE_SOFT_BUFFERS = OFF; PARALLEL_EXPANDERS = OFF; TURBO_BIT = ON; XOR_SYNTHESIS = OFF; SLOW_SLEW_RATE = OFF; MINIMIZATION = PARTIAL; CARRY_CHAIN_LENGTH = -1; CARRY_CHAIN = IGNORE; CASCADE_CHAIN_LENGTH = -1; CASCADE_CHAIN = IGNORE; END; DEFINE_LOGIC_SYNTHESIS_STYLE WYSIWYG.CLASSIC BEGIN REGISTER_OPTIMIZATION = OFF; USE_LPM_FOR_AHDL_OPERATORS = OFF; RESYNTHESIZE_NETWORK = ON; MULTI_LEVEL_FACTORING = OFF; SUBFACTOR_EXTRACTION = OFF; REFACTORIZATION = OFF; NOT_GATE_PUSH_BACK = ON; DUPLICATE_LOGIC_EXTRACTION = OFF; REDUCE_LOGIC = OFF; DECOMPOSE_GATES = ON; SOFT_BUFFER_INSERTION = OFF; FAST_IO = OFF; IGNORE_SOFT_BUFFERS = OFF; PARALLEL_EXPANDERS = OFF; TURBO_BIT = ON; XOR_SYNTHESIS = OFF; SLOW_SLEW_RATE = OFF; MINIMIZATION = PARTIAL; CARRY_CHAIN_LENGTH = -1; CARRY_CHAIN = IGNORE; CASCADE_CHAIN_LENGTH = -1; CASCADE_CHAIN = IGNORE; END; DEFINE_LOGIC_SYNTHESIS_STYLE WYSIWYG.FLEX8000 BEGIN REGISTER_OPTIMIZATION = OFF; USE_LPM_FOR_AHDL_OPERATORS = OFF; RESYNTHESIZE_NETWORK = OFF; MULTI_LEVEL_FACTORING = OFF; SUBFACTOR_EXTRACTION = OFF; REFACTORIZATION = OFF; NOT_GATE_PUSH_BACK = ON; DUPLICATE_LOGIC_EXTRACTION = OFF; REDUCE_LOGIC = OFF; DECOMPOSE_GATES = OFF; SOFT_BUFFER_INSERTION = ON; IGNORE_SOFT_BUFFERS = ON; PARALLEL_EXPANDERS = OFF; TURBO_BIT = OFF; XOR_SYNTHESIS = OFF; SLOW_SLEW_RATE = OFF; MINIMIZATION = PARTIAL; CARRY_CHAIN_LENGTH = 32; CARRY_CHAIN = MANUAL; CASCADE_CHAIN_LENGTH = 2; CASCADE_CHAIN = MANUAL; END;